Marknadens största urval
Snabb leverans

Hardware Architectures for Post-Quantum Digital Signature Schemes

Om Hardware Architectures for Post-Quantum Digital Signature Schemes

This book explores C-based design, implementation, and analysis of post-quantum cryptography (PQC) algorithms for signature generation and verification. The authors investigate NIST round 2 PQC algorithms for signature generation and signature verification from a hardware implementation perspective, especially focusing on C-based design, power-performance-area-security (PPAS) trade-offs and design flows targeting FPGAs and ASICs. Describes a comprehensive set of synthesizable c code base as well as the hardware implementations for the different types of PQC algorithms including lattice-based, code-based, and multivariate-based; Demonstrates the hardware (FPGA and ASIC) and hardware-software optimizations and trade-offs of the NIST round 2 signature-based PQC algorithms; Enables designers to build hardware implementations that are resilient to a variety of side-channels.

Visa mer
  • Språk:
  • Engelska
  • ISBN:
  • 9783030576813
  • Format:
  • Inbunden
  • Sidor:
  • 170
  • Utgiven:
  • 28 Oktober 2020
  • Utgåva:
  • 12021
  • Mått:
  • 242x163x17 mm.
  • Vikt:
  • 460 g.
  I lager
Leveranstid: 4-7 vardagar
Förväntad leverans: 27 September 2024

Beskrivning av Hardware Architectures for Post-Quantum Digital Signature Schemes

This book explores C-based design, implementation, and analysis of post-quantum cryptography (PQC) algorithms for signature generation and verification. The authors investigate NIST round 2 PQC algorithms for signature generation and signature verification from a hardware implementation perspective, especially focusing on C-based design, power-performance-area-security (PPAS) trade-offs and design flows targeting FPGAs and ASICs.

Describes a comprehensive set of synthesizable c code base as well as the hardware implementations for the different types of PQC algorithms including lattice-based, code-based, and multivariate-based;
Demonstrates the hardware (FPGA and ASIC) and hardware-software optimizations and trade-offs of the NIST round 2 signature-based PQC algorithms;
Enables designers to build hardware implementations that are resilient to a variety of side-channels.

Användarnas betyg av Hardware Architectures for Post-Quantum Digital Signature Schemes



Hitta liknande böcker
Boken Hardware Architectures for Post-Quantum Digital Signature Schemes finns i följande kategorier:

Gör som tusentals andra bokälskare

Prenumerera på vårt nyhetsbrev för att få fantastiska erbjudanden och inspiration för din nästa läsning.